

## MBH-003-003203 Seat No. \_\_\_\_\_

## B. C. A. (Sem. II) (CBCS) Examination

March / April - 2018

## CS - 09 : Computer Organization & Architecture (Old Course)

Faculty Code: 003
Subject Code: 003203

|      |      | Subject Code: 003203                                                                     |    |
|------|------|------------------------------------------------------------------------------------------|----|
| Time | : 2  | $\frac{1}{2}$ Hours] [Total Marks:                                                       | 70 |
| 1    | Ansv | wer the following:                                                                       | 20 |
|      | (1)  | A XOR gate has inputs A and B and output Y. Then the output equation is                  |    |
|      | (2)  | Demorgan's theorem is                                                                    |    |
|      | (3)  | JK flip-flop is Universal flip-flop?<br>(True/False)                                     |    |
|      | (4)  | S-R type flip-flop can be converted into D type flip-flop if S is connected to R through |    |
|      | (5)  | J = 1, K = 1 is a J-K flip-flop made to toggle? (True/False)                             |    |
|      | (6)  | An example of SOP expression is                                                          |    |
|      | (7)  | On a Karnaugh map, grouping the 0s produces a                                            |    |
|      | (8)  | 1011001110 / 101 =                                                                       |    |
|      | (9)  | After Counting 00, 01,, 11.                                                              |    |
|      | (10) | SR flip-flops is face the indeterminate condition problem? (True/False)                  |    |
|      | (11) | The Digital system usually operated on system.                                           |    |
|      | (12) | 110010101 * 1001 =                                                                       |    |
|      | (13) | An encoder has 2n input lines and output lines.                                          |    |
|      | (14) | BR signal is activated by                                                                |    |

|     | (19)  | Logic states can only be or 0.                                                       |   |  |  |  |  |
|-----|-------|--------------------------------------------------------------------------------------|---|--|--|--|--|
|     | (16)  | IPO Stands for                                                                       |   |  |  |  |  |
|     | (17)  | DMA Stands for                                                                       |   |  |  |  |  |
|     | (18)  | Removing the CPU from the path and letting the                                       |   |  |  |  |  |
|     |       | peripheral device manage the memory buses directly                                   |   |  |  |  |  |
|     |       | is called                                                                            |   |  |  |  |  |
|     |       | Asynchronous counters are known as  When CPU is executing the user programs then the |   |  |  |  |  |
|     | (20)  |                                                                                      |   |  |  |  |  |
|     |       | CPU is said to be in                                                                 |   |  |  |  |  |
| 2   | (A)   | Attempt Any Three:                                                                   | 6 |  |  |  |  |
|     |       | (1) What is Boolean algebra?                                                         |   |  |  |  |  |
|     |       | (2) What is Truth table?                                                             |   |  |  |  |  |
|     |       | (3) What is Postulates?                                                              |   |  |  |  |  |
|     |       | (4) What is Clock Pulses?                                                            |   |  |  |  |  |
|     |       | (5) What is Combinational Circuit?                                                   |   |  |  |  |  |
|     |       | (6) What is Sequential Circuit?                                                      |   |  |  |  |  |
|     | (B)   | Attempt Any Three:                                                                   | 9 |  |  |  |  |
|     |       | (1) Explain Boolean function using postulates.                                       |   |  |  |  |  |
|     |       | (2) Explain Universal Gate.                                                          |   |  |  |  |  |
|     |       | (3) Explain Decoders                                                                 |   |  |  |  |  |
|     |       | (4) Explain Integrated Circuits.                                                     |   |  |  |  |  |
|     |       | (5) Explain Block Diagram of Register.                                               |   |  |  |  |  |
|     |       | (6) What is Interrupt? Explain types of interrupts.                                  |   |  |  |  |  |
|     | (C)   | Attempt Any Two:                                                                     | ) |  |  |  |  |
|     |       | (1) Explain full-adder circuit in detail.                                            |   |  |  |  |  |
|     |       | (2) Write a short note on IC.                                                        |   |  |  |  |  |
|     |       | (3) Explain Floating point representation.                                           |   |  |  |  |  |
|     |       | (4) Write a note on General Register Organization.                                   |   |  |  |  |  |
|     |       | (5) Write a note on DMAController.                                                   |   |  |  |  |  |
| MBI | H-003 | 003203 ] 2 [ Contd                                                                   |   |  |  |  |  |

| 3 | (A)  | Atte | empt Any <b>Three</b> :                      | 6  |
|---|------|------|----------------------------------------------|----|
| 0 | (11) | (1)  | Explain Major Component of CPU.              | J  |
|   |      | (2)  | What is register stack?                      |    |
|   |      | (3)  | What is memory stack?                        |    |
|   |      | (4)  | What is Polish Notation?                     |    |
|   |      | (5)  | Explain 2×4 decoders.                        |    |
|   |      | (6)  | What is mantissa and exponent?               |    |
|   | (B)  | Atte | empt Any <b>Three</b> :                      | 9  |
|   | (2)  | (1)  | Explain major components of CPU.             |    |
|   |      | (2)  | Explain binary counter.                      |    |
|   |      | (3)  | Explain Don't care condition                 |    |
|   |      | (4)  | Write a note on clocked D Flip-flop.         |    |
|   |      | (5)  | Explain three variables Exclusive - OR gate. |    |
|   |      | (6)  | Explain NAND gate as Universal gate.         |    |
|   | (C)  | Atte | empt Any <b>Two</b> :                        | 10 |
|   | (0)  | (1)  | Write a note on JK & T flip flop.            | 10 |
|   |      | (2)  | Explain 3-bit Asynchronous Binary up Counter |    |
|   |      | (3)  | Explain in detail Block diagram of ALU       |    |
|   |      | (4)  | What do you mean by Parity Bit? Describe how |    |
|   |      | (1)  | That as you mean by fairly Div. Describe now |    |

(5)

data is transferred using Parity Bit.

Explain: Data Bus, Address Bus and Control lines.